Overview

Since the end of Dennard scaling in the early 2000s, improving the energy efficiency of computation has been the main concern of the research community and industry. The large energy efficiency gap between general-purpose processors and application-specific integrated circuits (ASICs) motivates the exploration of customizable architectures, where one can adapt the architecture to the workload. In this Synthesis lecture, we present an overview and introduction of the recent developments on energy-efficient customizable architectures, including customizable cores and accelerators, on-chip memory customization, and interconnect optimization. In addition to a discussion of the general techniques and classification of different approaches used in each area, we also highlight and illustrate some of the most successful design examples in each category and discuss their impact on performance and energy efficiency. We hope that this work captures the state-of-the-art research and development on customizable architectures and serves as a useful reference basis for further research, design, and implementation for large-scale deployment in future computing systems.

ISBN-13

9781627057677

ISBN-10

1627057676

Weight

0.55 Pounds

Dimensions

7.50 x 0.25 x 9.25 In

List Price

$40.00

Format

Paperback

Language

English

Pages

118 pages

Publisher

Morgan & Claypool

Published On

2015-06-30



View All Offers

Sort by:

Condition
Seller
Seller Comments
Price

Bookstores.com relies on cookies to improve your experience.